

## 2 x 75 µm Ultra Low Noise InP pHEMT

The pH-100 series of discrete ultra low noise InP HEMT transistors come in various standard sizes ranging from 50µm to 400µm total gate width. All transistors are DC-tested before shipment and have a unique label to allow for full traceability. In general it is best to use smaller devices at higher frequencies and larger devices at lower frequencies. Applications at room temperature often benefit from devices with more but shorter fingers, whereas 2-finger devices are usually optimal for applications at cryogenic temperatures.

The pH-100-2F75 with 150µm total gate width is typically used for hybrid LNAs covering frequency ranges from X-band up to Ku-band. Use in other frequency bands is possible and may make sense in cases with special requirements.



 $V_{\rm GD} = -2.5 \, \rm V \dots 0.5 \, \rm V$ 

 $V_{GS} = -1.0 \text{ V} \dots 0.9 \text{ V}$ 

|                         | (0.11 0(0)0)                                   |        |
|-------------------------|------------------------------------------------|--------|
| - 600<br>Ê<br>E         |                                                | _      |
| (שש/אש) <sup>גמ</sup> ו |                                                | _      |
| 200                     |                                                | _      |
| <br>0<br>. 0            | 0.0 0.2 0.4 0.6 0.8<br>V <sub>DS</sub> (V)     |        |
| 1400                    | <u>_ , , , , , , , , , , , , , , , , , , ,</u> |        |
| 1200                    | V <sub>DS</sub> = 0.1V0.9V<br>(0.1V steps)     |        |
| 1000                    |                                                |        |
| (mS/mm) ق<br>800 و000   |                                                | Z      |
| <br>음600                |                                                |        |
| ాట్<br>400              |                                                | 4      |
| 200                     |                                                | ×<br>- |
| 0                       |                                                |        |

-0.4 -0.3 -0.2 -0.1

 $\bigstar$  denotes the typical low noise bias point of V<sub>DS</sub> = 0.5 V and  $I_{ns} = 80 \text{mA/mm}$  (12 mA). The noise figure and gain plot is given for this bias and was obtained from on-wafer measurements. Data and models are available on request.

 $V_{\rm GS}$  (V)

0.1

0.2 0.3

0.0

## $V_{GS} = -0.2 \text{ V} \dots 0.25 \text{ V}$

(3 mA ... 60 mA)

## **Die Attach Notes**

- Maximum die attach temperature is 200 °C
- It is recommended to use conductive epoxy
- Gold bond wires with diameter of ≤ 25 µm are recommended
- Both source pads (S1, S2) need to be grounded
- To prevent damage to the active area in the center of the die avoid contact to this area during handling

40

35

30

25

20

15

10

5

0

135

120

105

90

75

60

45

30 15

0

800

700

600

500

400

300 S

200

100

0

0.4 0.5 (mM/mm)

10

(mA)

SO

50

30

40

(dB)

Gain